External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 4/01/2024
Public
Document Table of Contents

7.2.1.2. LPDDR4 Component Options

The table and figure below illustrate the pin placement and routing recommendation for a single 32-bit channel, and two 16-bit channels, respectively.
Note: Always consult your memory vendor’s data sheet to verify pin placement and routing plans.
Table 106.  Pin Options for LPDDR4 x32 and 2 x16
Pins 1 CH x32 2 CH x16
Data

DQ[15:0]_A

DQ[15:0]_B

DQ[15:0]_A

DQ[15:0]_B

Data mask

DMI[1:0]_A

DMI[1:0]_B

DMI[1:0]_A

DMI[1:0]_B

Data strobe

DQS[1:0]_t_A

DQS[1:0]_c_A

DQS[1:0]_t_B

DQS[1:0]_t_B

DQS[1:0]_t_A

DQS[1:0]_c_A

DQS[1:0]_t_B

DQS[1:0]_c_B

Address/Command

CA[5:0]_A

CS0_A

CA[5:0]_B

CS0_B

CA[5:0]_A

CS0_A

CA[5:0]_B

CS0_B
Clock

CK_t_A

CK_c_A

CK_t_B

CK_c_B

CK_t_A

CK_c_A

CK_t_B

CK_c_B

Reset

RESET_n

RESET_n (Resistor jumper to select from mem_0 or mem_1.)

Clock Enable CKE CKE

Figure 29. Single-Channel x32 LPDDR4, Single Rank

Figure 30. Dual-Channel x16 LPDDR4, Single Rank