Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

6.3.4. DQ/DQS Groups in Cyclone V GX

Table 73.  Number of DQ/DQS Groups Per Side in Cyclone V GX Devices

This table lists the DQ/DQS groups for the soft memory controller. For the hard memory controller, you can get the DQ/DQS groups from the pin table of the specific device.

Member Code Package Side x8 x16
C3 324-pin Ultra FineLine BGA Top 3 0
Right 2 0
Bottom 4 0
484-pin Ultra FineLine BGA Top 5 1
Right 2 0
Bottom 6 1
484-pin FineLine BGA Top 5 1
Right 2 0
Bottom 6 1

C4

C5

301-pin Micro FineLine BGA Left 1 0
Bottom 2 0
383-pin Micro FineLine BGA Top 4 0
Right 1 0
Bottom 4 0
484-pin Ultra FineLine BGA Top 5 1
Right 3 0
Bottom 6 1
484-pin FineLine BGA Top 7 2
Right 2 0
Bottom 6 1
672-pin FineLine BGA Top 7 2
Right 6 0
Bottom 8 2
C7 484-pin Micro FineLine BGA Top 5 1
Right 4 0
Bottom 6 1
484-pin Ultra FineLine BGA Top 5 1
Right 4 1
Bottom 6 1
484-pin FineLine BGA Top 7 2
Right 2 0
Bottom 6 1
672-pin FineLine BGA Top 7 2
Right 6 0
Bottom 8 2
896-pin FineLine BGA Top 10 3
Right 10 3
Bottom 10 3
C9 484-pin Ultra FineLine BGA Top 5 1
Right 4 0
Bottom 6 1
484-pin FineLine BGA Top 5 1
Right 2 0
Bottom 6 1
672-pin FineLine BGA Top 7 2
Right 6 0
Bottom 8 2
896-pin FineLine BGA Top 10 3
Right 10 3
Bottom 10 3
1152-pin FineLine BGA Top 12 4
Right 11 4
Bottom 12 4