FIR II IP Intel® FPGA IP: User Guide

ID 683208
Date 5/10/2024
Public
Document Table of Contents

4.4.3.5. Super Sample Rate

For a “super sample rate” filter the sample rate is greater than the clock rate. In this example, clock rate = 100, sample rate = 200, inputChannelNum = 1, and single rate. The optimization produces a filter with PhysChanIn = 2, ChansPerPhyIn = 1, PhysChanOut = 2, and ChansPerPhyOut = 1.
Figure 31. Super Sample Rate Filter (clkRate=100, inputRate=200) With inChans=1A0 is the first sample of channel A, A1 is the second sample of channel A, and so forth.
Figure 32. Super Sample Rate Filter (clkRate=100, inputRate=200) With inChans=2If inputChannelNum = 2