Article ID: 000084664 Content Type: Troubleshooting Last Reviewed: 04/26/2023

What is the minimum pulse width for the Hard Processor System cold and warm resets (nPOR, nRST) in Cyclone® V devices?

Environment

  • Intel® Quartus® Prime Design Software
  • Reset
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT
    Description

    The minimum pulse width for the Hard Processor System cold and warm resets (nPOR, nRST)  is 6 oscillator 1 (osc1) clock cycles on Cyclone® V devices. The osc1 clock range is 10 - 50 MHz.

    Resolution

    This information will be added to the next version of the Cyclone® V handbook.

    Related Products

    This article applies to 2 products

    Cyclone® V SE SoC FPGA
    Cyclone® V SX SoC FPGA